## **NMOS Structure**



### • Technology Parameters:

- > Channel Length (L)
- > Channel Width (W)
- $\triangleright$  Oxide Thickness  $(t_{ox})$
- $\succ$  Substrate Doping  $(N_A)$
- L<sub>D</sub>: *Lateral overlap* between G and S/D
- *Actual* channel length:  $L_{act} = L 2L_D$
- For now, we will assume  $L_D = 0$

$$ightharpoonup L_{act} = L$$

# Symbols and Current-Voltage Conventions



### • Voltage Convention:

- > NMOS: V<sub>GS</sub> (gate-source voltage), V<sub>DS</sub> (drain-source voltage), V<sub>BS</sub> (body-source voltage)
- > PMOS: V<sub>SG</sub> (source-gate voltage), V<sub>SD</sub> (source-drain voltage), V<sub>SB</sub> (source-body voltage)

#### • Current Convention:

- > NMOS: I<sub>D</sub> (drain current) flows into the drain terminal and exits from the source terminal
- $\triangleright$  **PMOS**: I<sub>D</sub> flows into the **source terminal** and exits from the **drain terminal**

- Gate is DC isolated by the insulator
  - $\triangleright$  Gate Current  $I_G = 0$
  - > Tremendous advantage!
- Same current  $I_D$  flows through the device
- Extremely compact device
  - > Saves a lot of area
- Reversible device:
  - D and S terminals are determined by their bias states